# **Comparative Architectures**

#### Source

- IB Architecture / Computer Design
- IB Compiler Construction
- II Advanced Computer Architecture / Comparative Architectures
- Computer architecture: a quantitative approach
  - Hennessy, J.L. & Patterson, D.A (2011)

### Analogue and digital

 What are the advantages and disadvantages of analogue computers over their digital counterparts?

|                     | analogue (oscilloscope)              | digital computer                   |
|---------------------|--------------------------------------|------------------------------------|
| feature             | continuous values /<br>physical data | discrete values /<br>binary system |
| speed               | slow                                 | fast                               |
| memory capacity     | low or limited                       | large                              |
| reliable / accurate | no (checksum)                        | yes                                |
| usage, arch         | complicated                          | easy                               |
| result              | voltage signals                      | computer screen                    |
| energy              | current power-hungry                 | lower power                        |
| reprogram           | wirable                              | reconfigurable                     |
| communication       | radio signal (speed)                 | bus, wire (1/10 speed of light)    |

Relationship: Analog = Quantize [0,255] saturated by Max  $\implies$  Digital

Digital computer system comes from analog and the conversion has a cost.

Digital one has repeatable complex components, Inductor.

## **Modern Compiler**

Key takeaway from translator (interpreter) shown in Compiler Lecture,

- Divide from single into two stages
  - Compile (inspect)
  - Interpret (compute)

- Divide from single into two stacks (memories)
  - o instruction stack / IM

PUSH, POP, MK\_PAIR

- o data value stack / DM
- Separation of the two memories (Instruction and Data)
  - o allows for simultaneous access
    - an instruction can be read while a data memory is read or written in the same cycle.
    - Motivation for pipeline and multi-issue superscalar (Instruction level parallelism)
    - more difficult with a unified cache/memory.
  - o instruction memory is read-only and has less circuitry
    - has no dirty bits, no write back, etc
    - the IM and DM can have different associativity
  - o Downside: von Neumann bottleneck
    - common bus (address, data, control)

Aside: Turing tax (universal computing machine) vs special purpose processor.

## Flynn's Taxonomy

Based on parallelism on instruction and data streams, the first four kinds listed below

#### **SISD**

A simple processor

#### MISD

- Used for redundancy
  - Fligh control system, error-detection

#### SIMD

- Vector processing
  - Vector registers each hold several data items

■ hardware: Regs = Reg  $\times n$ 

- Vector operations (add, multiple)
  - hardware: ALU  $\times n$
- Energy-efficient, data level parallelism

#### MIMD

Multicore, standard general purpose CPUs

Extra: SIMT

- each thread has separate state (registers and memory)
  - o e.g. stack pointer (sp)
- data level parallelism

| Processor      |             |             |             |             | Note                                       |
|----------------|-------------|-------------|-------------|-------------|--------------------------------------------|
| instruction    | S           | Fetch       | Decode      | S           | Shared                                     |
| memory         | S           | Shared      | Memory      | S           | Shared                                     |
| processing     | ALU0        |             |             | ALU31       | single 32-value<br>vector operation        |
| thread states  | Regs 0      | Regs 1      | Regs 2      | Regs 3      | each vector register<br>contain 32 floats  |
|                | <br>Regs 12 | <br>Regs 13 | <br>Regs 14 | <br>Regs 15 | hide latency<br>when stall                 |
| thread context | ТО          | T1          | T2          | Т3          | only <b>one</b> run<br>save context switch |

## **Architectures comparison**

Source: Classifying Instruction Set Architectures (Textbook A.2)

| Architecture                           | Accumulator                                       | Stack                                                            | Register File                                               |
|----------------------------------------|---------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------|
| operands:<br>from memory and           | acc + 3 = 4                                       | top of the stack                                                 | rs1, rs2 (disjoint), rd<br>orthogonal needs<br>less         |
| instruction density                    | shortest<br>less mem space                        | concise (short instr)                                            | longer                                                      |
| von Neumann<br>bottleneck<br>(Mem bus) | worse for mem (RTT) mem bus 2x CPU ⇔ 2x frequency | store imm in stack<br>(near)<br>If stack is full,<br>memory      | store in cache (nearer) fast mem access  ⇔ higher frequency |
| caching                                | hard to predict                                   | predictable                                                      | in the middle                                               |
| power<br>consumption                   | less<br>few memory<br>accesses                    | less for control<br>few memory<br>accesses                       | most<br>multi-issue                                         |
| multi-issue                            | 0                                                 | 0                                                                | Yes                                                         |
| performance                            | Calculator<br>ENIAC                               | razer printer,<br>compiler(JVM)<br>Hard for queue, list,<br>swap | modern CPU<br>IC<br>best                                    |

|                      | superscalar                                                                             | compiler VLIW                                       | SIMD                                                                     | multi-core                     | DSA         |
|----------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------|--------------------------------|-------------|
| parallelism          | static or dynamic ILP                                                                   | static ILP                                          | DLP                                                                      | TLP                            | custom      |
| features             | instruction fetch,<br>dynamic prefetch,<br>memory addr. alias,<br>physical regs. rename | scheduling;<br>sw. speculate;<br>var. /fixed bundle | N ops., independent,<br>same FU,<br>disjoint regs.,<br>known mem access, | fine/coarse-grained vs.<br>SMT | specialized |
| instr. count (IF/DE) | ↑ out-of-order                                                                          | one VLI                                             | <b>\</b>                                                                 | var.                           | custom      |
| branch handling      | dynamic branch pred.                                                                    | limited                                             | poor (predicted)                                                         | per-core                       | custom      |
| limitations          | fabrication, and below                                                                  | tailor to a pipeline                                | data-level tasks                                                         | Amdahl's Law                   | inflexible  |
| hardware cost/area   | <b>↑</b>                                                                                | <b>\</b>                                            | vector regs.                                                             | pipeline regs.                 | custom      |
| interconnect         | ↑ (in single core)                                                                      | <b>\</b>                                            | wide data bus, lane                                                      | mesh/cache coherence           | scratchpad  |
| energy cost          | <b>↑</b>                                                                                | <b>\</b>                                            | <b>\</b>                                                                 | var.                           | ↓ ☆         |
| binary compatibility | ✓                                                                                       | ×                                                   | □ (✓ VLA)                                                                | ✓                              | ×           |
| use cases            | CPU, general-purpose                                                                    | embedded, GPU                                       | ML, graphics                                                             | CPU, server, SoC               | TPU, DSP    |

# Addressing and cache

|                                 | virtual addressing                                       | physical addressing                                                   |  |
|---------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------|--|
| index / hit time                | fast, check within offset permission check TLB later     | slow, wait translation south bridge hw (address space)                |  |
| address after context switch    | same virtual for different physical addresses            | different physical addresses                                          |  |
| prefetchable                    | Yes                                                      | no (update rather than cache)                                         |  |
| aliasing (different<br>virtual) | yes (coherence problems)                                 | No                                                                    |  |
| others                          | homonyms problem<br>(different physical if not<br>flush) | network package (last bit)<br>not write mergeable (two core<br>write) |  |

Depending on the index and tag addressing mode:

• VIPT, VIVT, PIPT, PIVT cache